Functional verification remains one of the single biggest challenges in the development of complex system-on-chip (SoC) devices. Despite the introduction of successive new technologies, the gap between design capability and verification confidence continues to widen. The biggest problem is that these diverse new technologies have led to a proliferation of verification point tools, most with their own languages and methodologies. Fortunately, a solution is at hand. SystemVerilog is a unified language that serves both design and verification engineers by including RTL design constructs, assertions and a rich set of verification constructs. SystemVerilog is an industry standard that is well supported by a wide range of verification tools and platforms. A single language fosters the development of a unified simulation-based verification tool or platform. Consolidation of point tools into a unified platform and convergence to a unified language enable the development of a unified verification methodology that can be used on a wide range of SoC projects. ARM and Synopsys have worked together to define just such a methodology in the Verification Methodology Manual for SystemVerilog. This book is based upon best verification practices by ARM, Synopsys and their customers. Verification Methodology Manual for SystemVerilog is a blueprint for verification success, guiding SoC teams in building a reusable verification environment taking full advantage of design-for-verification techniques, constrained-random stimulus generation, coverage-driven verification, formal verification and other advanced technologies to help solve their current and future verification problems. This book is appropriate for anyone involved in the design or verification of a complex chip or anyone who would like to know more about the capabilities of SystemVerilog. Following the Verification Methodology Manual for SystemVerilog will give SoC development teams and project managers the confidence needed to tape out a complex design, secure in the knowledge that the chip will function correctly in the real world.
感覺這本書適閤有相當經驗的讀者,初學者不太適用.先看看<<systemverilog硬件設計與建模>>
評分感覺這本書適閤有相當經驗的讀者,初學者不太適用.先看看<<systemverilog硬件設計與建模>>
評分靜下心來想好好讀一讀這本書,讀不瞭幾頁就給嗆得受不瞭瞭。 不是說原書好不好--相信一定非常好,而是像很多很多中國人翻譯的外文技術經典一樣,翻譯得太爛瞭。你會以為那是恰好其文字也正好是方塊象形文字的另一種語言。 夏老先生自己寫的中文書其實還是不錯的,但是何苦來呢...
評分感覺這本書適閤有相當經驗的讀者,初學者不太適用.先看看<<systemverilog硬件設計與建模>>
評分靜下心來想好好讀一讀這本書,讀不瞭幾頁就給嗆得受不瞭瞭。 不是說原書好不好--相信一定非常好,而是像很多很多中國人翻譯的外文技術經典一樣,翻譯得太爛瞭。你會以為那是恰好其文字也正好是方塊象形文字的另一種語言。 夏老先生自己寫的中文書其實還是不錯的,但是何苦來呢...
VMM雖然已經過時瞭,但是方法學沒有過時。。。
评分VMM雖然已經過時瞭,但是方法學沒有過時。。。
评分VMM雖然已經過時瞭,但是方法學沒有過時。。。
评分VMM雖然已經過時瞭,但是方法學沒有過時。。。
评分VMM雖然已經過時瞭,但是方法學沒有過時。。。
本站所有內容均為互聯網搜索引擎提供的公開搜索信息,本站不存儲任何數據與內容,任何內容與數據均與本站無關,如有需要請聯繫相關搜索引擎包括但不限於百度,google,bing,sogou 等
© 2025 onlinetoolsland.com All Rights Reserved. 本本书屋 版权所有