The book covers topics such as cell timing and power modeling; interconnect modeling and analysis, delay calculation, crosstalk, noise and the chip timing verification using static timing analysis. For each of these topics, the book provides a theoretical background as well as detailed examples to elaborate the concepts. The static timing analysis topics covered start from verification of simple blocks useful for a beginner to this field. The topics then extend to complex nanometer designs with in-depth treatment of concepts such as modeling of on-chip variation, clock gating, half-cycle paths, as well as timing of source-synchronous interfaces such as DDR. The impact of crosstalk on timing and noise is covered as is the usage of hierarchical design methodology. This book addresses CMOS logic gates, cell library, timing arcs, waveform slew, cell capacitance, timing modeling, interconnect parasitics and coupling, pre- and post-layout interconnect modeling, delay calculation, specification of timing constraints for analysis of internal paths as well as IO interfaces. Advanced modeling and analysis concepts such as controlled current source timing and noise models for nanometer technologies, power modeling including active and leakage power, crosstalk timing and crosstalk glitch calculation, verification of half-cycle and multi-cycle paths, false paths, synchronous interfaces are also covered.
發表於2024-12-29
Static Timing Analysis for Nanometer Designs 2024 pdf epub mobi 電子書 下載
圖書標籤: IC STA FPGA 本門內功
第8、第9章對我的幫助非常大,好多例子值得仔細研究。
評分實戰性很不錯。很久很久之後標記的一本書居然是學習教材。。。
評分對STA的瞭解就是從這本書開始,隻可惜沒有吃透。。
評分對STA的瞭解就是從這本書開始,隻可惜沒有吃透。。
評分STA寶典,再看一遍
Static Timing Analysis for Nanometer Designs 2024 pdf epub mobi 電子書 下載